Part Number Hot Search : 
2309SI KEL10 TSF05A20 LL014 OPF391A Y6225 CM300 STS26B21
Product Description
Full Text Search
 

To Download AKD4114-B09 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  [akd4114-b] [km076604] 2009/08 - 1 - general description akd4114-b is the evaluation board fo r ak4114, 192khz digital audio tran sceiver. this board has optical and bnc connector to interface wi th other digital audio equipment. ? ordering guide akd4114-b --- evaluation board for ak4114 (a cable for connecting with printe r port of ibm-at compatible pc and a control software are packed wi th this. the control software does not operate on windows nt.) function ? digital interface -s/pdif : 8 channel input (optical or bnc) 2 channel output (optical or bnc ) - serial audio data i/f : 1 input/output (for dir deta out put/dit data input. 10-pin port) -b,c,u,v bit : 1 input/output port (10-pin port) -serial control data i/f 1 input/output port (10-pin port) rx0 rx1 ak4114 b,c,u,v control 5v gnd opt rx7 tx0 serial data out (for dir) reg 3.3v tx1 opt figure 1. akd4114-b block diagram *circuit diagram and pcb layout are a ttached at the end of this manual. a k4114 evaluation board rev.0 a kd4114-b
[akd4114-b] [km076604] 2009/08 - 2 - evaluation board manual ? operating sequence (1) set up the power supply lines. [+ 5v] (red) = 5v [gnd] (black) = 0v each supply line should be distributed from the power supply unit. (2) set up the evaluation mode and jumper pins. (refer to the following item.) (3) connect cables. (refer to the following item.) (4) power on. the ak4114 should be reset once bringing pdn(sw2) ?l? upon power-up. ? evaluation modes (1) evaluation for dir (default) s/pdif in (optical or bnc) ? ak4114 ? serial data out (10pin port) s/pdif optical, xlr or bnc connector port2 (10pin header) mclk bick lrck sdto ak4114 (dir) akd4114-b dac mclk bick lrck sdto the dir generates mclk, bick, lrck and s data from the received data through optical connector(port1: torx176) or bnc connector. the akd4114-b can be connected with the akm?s dac evaluation board via 10-line cable. a. set-up of bi-phase input rx0 and rx1-7 should not select bnc at the same time. a-1. rx0 connector jp2(rxp0) jp3(rxn0) optical (port1) opt bnc bnc (j2) bnc bnc table 1. set-up of rx0 a-2. rx1, 2, 3, 4, 5, 6, and 7 can be inputted from a bnc (j2) connector only. only rx1, rx2 and rx 3 can be used in parallel mode . the jumper which selects the rx channel should be short. input rx1 rx2 rx3 rx4 rx5 rx6 rx7 jp4 jp5 jp6 jp7 jp8 jp9 jp10 jp short short short rx4 rx5 rx6 rx7 table 2. set-up of rx1, 2, 3, 4, 5, 6 and 7
[akd4114-b] [km076604] 2009/08 - 3 - a-3. set-up of ak4114 input path it sets up by sw 1_1 and sw 1_5 in parallel mode. please set up ips2-0 bits in serial mode. - ips1 pin (sw1_5) ips0 pin (sw1_1) ips2 bit ips1 bit ips0 bit input data 0 0 0 rx0 default 0 0 1 rx1 0 1 0 rx2 0 1 1 rx3 1 0 0 rx4 1 0 1 rx5 1 1 0 rx6 1 1 1 rx7 (in parallel mode, ips2 is fixed to ?0?) table 3. recovery data select b. set-up of clock input and output the signal level outputted/inputted from port2 is 3.3v. port2 dir 5 6 1 10 gnd gnd gnd gnd gnd mclk bick lrck sdto daux figure 2. port2 pin layout b-1. mcko1/mcko2 the output of mcko1 pin or mcko2 pin can be selected by jp12. the output frequency of mcko1/mcko2 is selected by ocks 1-0. output signal jp12 mcko1 mcko1 default mcko2 mcko2 table 4. set-up of mcko1/mcko2 ocks1 pin (sw3_2) ocks0 pin (sw3_3) ocks1 bit ocks0 bit (x?tal) mcko1 mcko2 fs (max) 0 0 256fs 256fs 256fs 96 khz default 0 1 256fs 256fs 128fs 96 khz 1 0 512fs 512fs 256fs 48 khz 1 1 128fs 128fs 64fs 192 khz table 5. master clock frequency select
[akd4114-b] [km076604] 2009/08 - 4 - b-2. set-up of input/output of bick and lrck please select sw 3_7 (dir_i/o) according to the set up of audio format of ak4114 (refer to table 7). audio format sw3_7 (dir_i/o) slave mode 0 default master mode 1 table 6. set-up of dir_i/o c. set-up of audio format it sets up by sw 1_2, sw 1_3 and sw1_4 in parallel mode. please set up dif2-0 bit in serial mode. dif2 pin (sw1_4) dif1 pin (sw1_3) dif0 pin (sw1_2) lrck bick mode dif2 bit dif1 bit dif0 bit daux sdto i/o i/o 0 0 0 0 24bit, left justified 16bit, right justified h/l o 64fs o 1 0 0 1 24bit, left justified 18bit, right justified h/l o 64fs o 2 0 1 0 24bit, left justified 20bit, right justified h/l o 64fs o 3 0 1 1 24bit, left justified 24bit, right justified h/l o 64fs o 4 1 0 0 24bit, left justified 24bit, left justified h/l o 64fs o 5 1 0 1 24bit, i 2 s 24bit, i 2 s l/h o 64fs o 6 1 1 0 24bit, left justified 24bit, left justified h/l i 64-128fs i default 7 1 1 1 24bit, i 2 s 24bit, i 2 s l/h i 64-128fs i table 7. audio format d. set-up of cm1 and cm0 the operation mode of pll is selected by cm1 and cm 0. in parallel mode, it can be selected by sw3_1 and jp18. in serial mode, it can be selected by cm1-0 bits. cm1 pin (sw3_1) cm0 pin (jp18) cm1 bit cm0 bit (unlock) pll x'tal clock source sdto source 0 0 (cm0) - on on(note) pll(rx) rx default 0 1 (cdto/cm0=h) - off on x'tal daux 0 on on pll(rx) rx 1 0 (cm0) 1 on on x'tal daux 1 1 (cdto/cm0=h) - on on x'tal daux on: oscillation (power-up), off: stop (power-down) note: when the x?tal is not used as clock comparison for fs detection (xtl0, 1= ?1,1?), the x?tal is off. table 8. clock operation mode select
[akd4114-b] [km076604] 2009/08 - 5 - (2) evaluation for dit serial data in(10pin port) ? ak4114 ? s/pdif out(optical or bnc) s/pdif optical, xlr or bnc connector port2 (10pin header) mclk bick lrck daux ak4114 (dit) akd4114-b adc mclk bick lrck daux * * input to the fifth pin. mclk, bick, lrck and daux are input the via 10pin header (port2: dir). a. set-up of a bi-phase output signal tx0 and tx1 should not select an optical connector or a bnc connector at the same time. a-1. the data outputted from tx1 can be selected by ops12-10 bit. connector jp19 (tx1) jp14 (tx1) optical (port4) opt bnc bnc (j4) bnc bnc table 9. set-up of tx1 a-2. as for tx0, only the loop back mode of rx corres ponds. this mode is fixed to rx0 in parallel mode. in serial mode, it can be selected by ops02-00 bits. connector jp13 (tx0) jp19 (txp1) jp14 (txn1) optical (port4) opt open bnc bnc (j4) bnc open bnc table 10. set-up of tx0 b. set-up of clock input and output the used signals are mclk, lrck, bick, and daux. the signal level outputted and inputted from port2 is 3.3v. port2 dir 5 6 1 10 gnd gnd gnd gnd gnd mclk bick lrck sdto daux figure 3. port2 pin layout clock port i/o mclk port2 out bick port2 in / out lrck port2 in / out daux port2 in table 11. clock input/output
[akd4114-b] [km076604] 2009/08 - 6 - b-1. mcko1/mcko2 the output of mcko1 pin or mcko2 pin can be selected by jp12. the output frequency of mcko1/mcko2 sets up by ocks 1-0. output signal jp12 mcko1 mcko1 default mcko2 mcko2 table 12. selection of mcko1/mcko2 ocks1 pin (sw3_2) ocks0 pin (sw3_3) ocks1 bit ocks0 bit (x?tal) mcko1 mcko2 fs (max) 0 0 256fs 256fs 256fs 96 khz default 0 1 256fs 256fs 128fs 96 khz 1 0 512fs 512fs 256fs 48 khz 1 1 128fs 128fs 64fs 192 khz table 13. master clock frequency select b-2. set-up of input/output of bick and lrck please set up sw 3_8 (dit_i/o) according to the setup of audio format of ak4114 (refer to table 20). jp16 and 17 should be fixed to the ?dc? side. audio format sw3_8 (dit_i/o) slave mode 0 default master mode 1 table 14. set-up of dit_i/o c. set-up of audio data format please refer to table 7. d. set-up of cm1 and cm0 cm1 pin (sw3_1) cm0 pin (jp18) cm1 bit cm0 bit (unlock) pll x'tal clock source sdto source 0 0 - on on(note) pll(rx) rx default 0 1 - off on x'tal daux 0 on on pll(rx) rx 1 0 1 on on x'tal daux 1 1 - on on x'tal daux on: oscillation (power-up), off: stop (power-down) note: when the x?tal is not used as clock comparison for fs detection (xtl0, 1= ?1,1?), the x?tal is off. table 15. clock operation mode select
[akd4114-b] [km076604] 2009/08 - 7 - ? b, c, u, v inputs and output b(block start), c(channel status), u(user data) and v(validity) are inputted/outputted via 10pin header (port3: bcuv). pin arrangement of port3 has become like figure 3. port3 bcuv 6 5 10 1 gnd gnd gnd gnd gnd b c u vout vin figure 4. port3 pin layout ? serial control the ak4114 can be controlled via the printer port (parallel port) of ibm-at compatible pc. connect port6 (up-i/f) with pc by 10-line flat cable packed with th e akd4114-b. take care of the direction of connector. there is a mark at pin#1. the pin layout of port6 is as figure 5. mode sw1_6 jp18 4 wire serial l cdto/cm0=?h? iic h sda and cm0=?l?(note) note: in iic mode, the chip address is fixed to ?01?. table 16. set-up of parallel mode and serial mode port6 up i/f 10 9 2 1 nc cdto cdti ccl k csn gnd gnd gnd gnd gnd figure 5. port6 pin layout this evaluation board encloses control software. a softwa re operation procedure is included in an evaluation board manual.
[akd4114-b] [km076604] 2009/08 - 8 - ? toggle switch set-up sw2 pdn reset switch for ak4114. set to ?h? during normal operation. bring to ?l? once after the power is supplied. ? led indication le1 int0 bright when int0 pin goes to ?h?. le2 int1 bright when int1 pin goes to ?h?. ? dip switch (sw1) set-up: -off- means ?l? no. switch name function default 1 ips0 set-up of ips0 pin. (in parallel mode) off 2 dif0 set-up of dif0 pin. (in parallel mode) off 3 dif1 set-up of dif1 pin. (in parallel mode) on 4 dif2 set-up of dif2 pin. (in parallel mode) on 5 ips1/iic set-up of ips1 pin. (in parallel mode) set-up of iic pin. (in serial mode) ?l?: 4 wire serial, ?h?: iic off 6 p/sn set-up of p/sn pin. ?l?: serial mode, ?h?: parallel mode off 7 test don?t care off 8 acks don?t care off ? dip switch (sw3) set-up: -off- means ?l? no. switch name function default 1 cm1 set-up of cm1 pin. (in parallel mode) off 2 ocks1 set-up of ocks1 pin. (in parallel mode) off 3 ocks0 set-up of ocks0 pin. (in parallel mode) off 4 psel don?t care off 5 xtl0 off 6 xtl1 see table 17 off 7 dir_i/o set-up of the transmission direction of 74ac245 ?l?: when inputting from port2, ?h?: when outputting from port2 on 8 dit_i/o don?t care off ? set-up of xtl1 and xtl0 sw3_6 sw3_5 x?tal frequency xtl1 xtl0 x?tal 0 0 11.2896mhz default 0 1 12.288mhz 1 0 24.576mhz 1 1 (use channel status) table 17. set-up of xtl1 and xtl0
[akd4114-b] [km076604] 2009/08 - 9 - ? jumper set up. no. jumper name function 1 d3v/vd set-up of power supply source for 74ac245. d3v : d3v (default) vd : vd 2 rxp0 set-up of rxp0 input circuit. opt : optical (default) bnc : bnc 4,5,6 rx1-3 set-up of rx1-3 input circuit. 7,8,9,10 rx4-7 rx4-7 set-up depending serial/parallel mode rx4-7 : serial mode (default) dif2-0,ips0 : parallel mode 11,12 dir mclk , dit mclk mcko set-up for port5(dit) and port2(dir) mcko1 : mcko1 of ak4114 (default) mcko2 : mcko2 of ak4114 13 tx0 set-up of tx0 output circuit. opt : optical bnc : bnc (default) 18 sda/cdto set-up of sda/cdto pin. 4 wire serial : cdto/cm0=?h?. (default) iic : sda 19 txp1 set-up of txp1 input circuit. opt : optical (default) bnc : bnc
[akd4114-b] [km076604] 2009/08 - 10 - control soft manual  ? evaluation board and control soft settings 1. set an evaluation board properly. 2. connect the evaluation board to an ibm pc/at compatible pc by a 10wire flat cable. be aware of the direction of the 10pin header. when running this control soft on the windows 2000/xp, the driver which is included in the cd must be installed. refer to the ?dri ver control install manual for akm devi ce control software? for installing the driver. when running this control soft on the windows 95/98/me, driver installing is not necessary. this control soft does not support the windows nt. 3. proceed evaluation by follo wing the process below.
[akd4114-b] [km076604] 2009/08 - 11 - operation overview function, register map and testing tool can be controlled by th is control soft. these controls are selected by upper tabs. buttons which are frequently used such as register initializing button ?write default?, are located outside of the switching tab window. refer to the ? dialog boxes? for details of each dialog box setting. 1. [port reset] : for when connecting to usb i/f board (akdusbif-a) click this button after the control soft starts up when connecting usb i/f board (akdusbif-a). 2. [write default] : register initializing when the device is reset by a hardware reset, use this button to initialize the registers. 3. [all write] : executing write commands for all registers displayed. 4. [all read] : executing read co mmands for all registers displayed. 5. [save] : saving current register settings to a file. 6. [load] : executing data write from a saved file. 7. [all req write] : ?all req write? dialog box is popped up. 8. [data r/w] : ?data r/w? dialog box is popped up. 9. [sequence] : ?se quence? dialog box is popped up. 10. [sequence(file)] : ?sequence(file)? dialog box is popped up. 11. [read] : reading current register settings and display on to the register area (on the right of the main window). this is different from [all read] button, it does not reflect to a register map, only displaying hexadecimal. figure 6. window of [ function]
[akd4114-b] [km076604] 2009/08 - 12 - dialog boxes [all req write] click [all reg write] button in the main window to open register setting files. register setting files saved by [save] button can be applied. figure 7. window of [ all reg write] [open (left)] : selecting a register setting file (*.akr). [write] : executing register writing. [write all] : executing all register writings. writings are executed in descending order. [help] : help window is popped up. [save] : saving the register setting file assignment. the file name is ?*.mar?. [open (right)] : opening a saved register setting file assignment ?*. mar?. [close] : closing the dialog box and finish the process. *operating suggestions (1) those files saved by [save] button and opened by [o pen] button on the right of the dialog ?*.mar? should be stored in the same folder. (2) when register settings are changed by [save] button in the main window, re-read the file to reflect new register settings.
[akd4114-b] [km076604] 2009/08 - 13 - [data r/w] click the [data r/w] button in the main window for data read/write dialog box. data write is available to specified address. figure 8. window of [ data r/w ] address box : input data address in hexadecimal numbers for data writing. data box : input data in hexadecimal numbers. mask box : input mask data in hexadecimal numbers. this is ?and? processed input data. [write] : writing to the address specified by ?address? box. [close] : closing the dialog box and finish the process. data writing can be cancelled by this button instead of [write] button. *the register map will be updated afte r executing [write] or [read] commands.
[akd4114-b] [km076604] 2009/08 - 14 - [sequence] click [sequence] button to open register sequence setting dialog box. register sequence can be set in this dialog box.  figure 9. window of [ sequence ] sequence setting set register sequence by following process bellow. (1)select a command use [select] pull-down box to choose commands. corresponding boxes will be valid. < select pull-down menu > no_use : not using this address register : register writing reg(mask) : register writing (masked) interval : taking an interval stop : pausing the sequence end : finishing the sequence (2)input sequence [address] : data address [data] : writing data [mask] : mask [data] box data is anded w ith [mask] box data. this is the actual writing data. when mask = 0x00, current setting is hold. when mask = 0xff, the 8bit data which is set in the [data] box is written. when mask =0x0f, lower 4bit data which is set in the [data] box is written. upper 4bit is hold to current setting. [ interval ] : interval time
[akd4114-b] [km076604] 2009/08 - 15 - valid boxes for each process command are shown bellow. no_use : none register : [address], [data], [interval] reg(mask) : [address], [data], [mask], [interval] interval : [interval] stop : none end : none control buttons the function of control button is shown bellow. [start] : executing the sequence [help] : opening a help window [save] : saving sequence settings as a file. the file name is ?*.aks?. [open] : opening a sequence setting file ?*.aks?. [close] : closing the dialog box and finish the process. stop of the sequence when ?stop? is selected in the sequence, processing is pa used and it starts again when [start] button is clicked. restarting step number is shown in th e ?start step? box. when finishing th e process until the end of sequence, ?start step? will return to ?1?. the sequence can be started from any step by writing the step number to the ?start step? box. write ?1? to the ?start step? box and click [start] button, when restarting the process from the beginning.
[akd4114-b] [km076604] 2009/08 - 16 - [sequence(file)] click [sequence(file)] button to open sequence setting file dialog box. those files saved in the ?sequence setting dialog? can be applied in this dialog. figure 10. window of [ sequence(file) ] [open (left)] : opening a sequence setting file (*.aks). [start] : executing the sequence setting. [start all] : executing all sequence settings. sequences are executed in descending order. [help] : pop up the help window. [save] : saving sequence setting file assignment. the file name is ?*.mas?. [open(right)] : opening a saved sequence setting file assignment ?*. mas?. [close] : closing the dialog box and finish the process. *operating suggestions (1) those files saved by [save] button and opened by [open] button on the right of the dialog ?*.mas? should be stored in the same folder. (2) when ?stop? is selected in the sequence the process will be paused and a pop-up message will appear. click ?ok? to continue the process. figure 11. window of [ sequence pause ]
[akd4114-b] [km076604] 2009/08 - 17 - 1. [reg]: register map this tab is for a register writing and reading. each bit on the register map is a push-button switch. button down indicates ?h? or ?1? and the bit name is in red (when read only it is in deep red). button up indicates ?l? or ?0? and the bit name is in blue (when read only it is in gray) grayout registers are read only registers. they can not be controlled. the registers which is not defined in the datasheet are indicated as ?---?. figure 12. window of [ reg]
[akd4114-b] [km076604] 2009/08 - 18 - [write]: data writing dialog it is for when changing two or more bits on the same address at the same time. click [write] button located on the right of th e each corresponded address for a pop-up dialog box. when checking the checkbox, the register will be ?h? or ?1?, when not checki ng the register will be ?l? or ?0?. click [ok] to write setting value to the registers, or click [cancel] to cancel this setting. figure 13. window of [ register set ] [read]: data read click [read] button located on the right of the each corresponded address to execu te register reading. after register reading, the display will be updated regarding to th e register status. button down indicates ?h? or ?1? and the bit name is in red (when read only it is in deep red). button up indicates ?l? or ?0? and the bit name is in blue (when read only it is in gray) please be aware that button statuses will be changed by read command.
[akd4114-b] [km076604] 2009/08 - 19 - revision history date (yy/mm/dd) manual revision board revision reason page contents 04/11/22 km076600 0 first edition 05/06/21 kn076601 0 change 13-15 circuit diagram was changed 05/12/22 km076602 0 addition 2,5 block diagram at dir/dit evaluation was added. 07/12/19 km076603 0 modification 5 dit evaluation item was modified. 09/08/05 km076604 0 change 10-18 ?control soft manual? was changed. important notice z these products and their specifications are subject to change without notice. when you consider any use or application of these produc ts, please make inquiries the sales office of asahi kasei microdevices corporation (akm) or authorized distributors as to current status of the products. z akm assumes no liability for infringement of any patent, intellectual property, or other rights in the application or use of any information contained herein. z any export of these products, or devices or systems containi ng them, may require an export license or other official approval under the law and regulations of the country of e xport pertaining to customs and tariffs, currency exchange, or strategic materials. z akm products are neither intended nor aut horized for use as critical components note1) in any safety, life support, or other hazard related device or system note2) , and akm assumes no responsibility for such use, except for the use approved with the express written consent by representative director of akm. as used here: note1) a critical component is one whose failure to func tion or perform may reasonably be expected to result, whether directly or indirectly, in the loss of the safety or effectiveness of the device or system containing it, and which must therefore meet very high standards of performance and reliability. note2) a hazard related device or syst em is one designed or intended for lif e support or maintenance of safety or for applications in medicine, aeros pace, nuclear energy, or other fields, in which its failure to function or perform may reasonably be expected to result in loss of life or in significant injury or damage to person or property. z it is the responsibility of the buyer or distributor of akm products , who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the above conten t and conditions, and the buyer or distributor agrees to assume any and all responsib ility and liability for and hold akm harmless from any and all claims arising from the use of said product in the absence of such notification.
5 5 4 4 3 3 2 2 1 1 d d c c b b a a ips1/iic ips1/iic p/sn p/sn xtl0 xtl1 xtl0 xtl1 pdn pdn daux daux mcko2 mcko2 bick sdto lrck mcko1 mcko1 bick sdto lrck title size document number r e v d ate: sheet of sub a akd4114 a3 33 monday, november 22, 2004 dif0/rx5 dif1/rx6 dif2/rx7 pdn vin daux mcko1 mcko2 bick sdto lrck int0 int1 cm0/cdto/cad1 cm1/cdti/sda ocks1/cclk/scl ocks0/csn/cad ips1/iic xtl1 xtl0 avdd p/sn rx0 rx1 rx2 rx3 ips0/rx4 bout cout uout vout tx0 tx1 ovdd c24 0.1u + c19 10u 1 2 c22 5p r61 18k c25 0.1u u7 ak4114 ips0/rx4 1 avss 2 dif0/rx5 3 test2 4 dif1/rx6 5 avss 6 dif2/rx7 7 ips1/iic 8 p/sn 9 xtl0 10 xtl1 11 tvdd 13 nc 14 tx0 15 tx1 16 bout 17 cout 18 uout 19 vout 20 dvdd 21 dvss 22 mcko1 23 bick 26 mcko2 27 daux 28 xto 29 xti 30 pdn 31 cm0/cdto/cad1 32 cm1/cdti/sda 33 ocks1/cclk/scl 34 ocks0/csn/cad0 35 int0 36 avdd 38 r 39 vcom 40 avss 41 rx0 42 avss 43 rx1 44 test1 45 rx2 46 avss 47 rx3 48 vin 12 lrck 24 sdto 25 int1 37 + c21 0.47u 1 2 + c26 10u 1 2 cn2 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 c20 0.1u cn4 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 cn1 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 + c27 10u 1 2 x1 11.2896mhz 1 2 cn3 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 c23 5p
5 5 4 4 3 3 2 2 1 1 d d c c b b a a +5v vd dir_i/o d3v p/sn/ans dvdd avdd avdd vin daux2 dvdd acks tvdd/vdd avdd dvdd d3v vd ovdd vd d3v d3v test mcko test acks d3v ips1/iic vd p/sn/ans emck1 emck2 daux2 d3v/vd avdd title size document number rev date: sheet of main 0 akd4114-b a3 12 friday, november 19, 2004 title size document number rev date: sheet of main 0 akd4114-b a3 12 friday, november 19, 2004 title size document number rev date: sheet of main 0 akd4114-b a3 12 friday, november 19, 2004 rx5 rx6 rx7 dif0 dif1 dif2/xsel opt bnc rx4 ips0 xlr mcko2 mcko1 mclk lrck sdto bick gnd gnd gnd l h d3v vd for u6 for u1, u2, u5 for u3, u4 avdd p/sn/ans acks rxn0 rxp0 rx1 rx2 rx3 avdd ips0/rx4 dif0/rx5 test dif1/rx6 dvdd dif2/xsel/rx7 pdn vin daux mcko1 mcko2 ovdd bick sdto lrck mcko2 mcko1 gnd gnd acks test p/sn/ans dif2/xsel ips0 dif0 dif1 ips1/iic avdd daux r9 10k r9 10k l2 10u l2 10u c7 0.1u c7 0.1u 1 2 3 4 5 6 7 8 16 15 14 13 12 11 10 9 sw1 sw1 r16 100 r16 100 r8 short r8 short r6 short r6 short r11 100 r11 100 r1 470 r1 470 a0 2 a1 3 a2 4 a3 5 a4 6 a5 7 a6 8 a7 9 b0 18 b1 17 b2 16 b3 15 b4 14 b5 13 b6 12 b7 11 dir 1 oe 19 u3 74ac245 u3 74ac245 c13 0.1u c13 0.1u c4 0.1u c4 0.1u 1 2 u2a 74hc14 u2a 74hc14 r4 short r4 short c16 0.1u c16 0.1u c2 0.1u c2 0.1u r15 100 r15 100 jp12 dir_mclk jp12 dir_mclk d1 1s1588 d1 1s1588 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 cn2 cn2 r23 100k r23 100k jp10 jp10 r20 100 r20 100 + c11 47u + c11 47u jp5 jp5 r17 100 r17 100 jp11 dit_mclk jp11 dit_mclk r21 100 r21 100 r13 100 r13 100 r5 75 r5 75 + c14 47u + c14 47u r10 100 r10 100 r12 100 r12 100 1y 4 2y 7 3y 9 4y 12 1a 2 1b 3 2a 5 2b 6 3a 11 3b 10 4a 14 4b 13 g 15 a/b 1 u1 74lvc157 u1 74lvc157 1 2 3 4 5 6 7 8 9 rp1 47k rp1 47k jp4 jp4 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 cn1 cn1 j2 rx0 j2 rx0 1 3 5 2 4 6 jp2 jp2 in out gnd t3 ta48m33f t3 ta48m33f out 1 vcc 3 gnd 4 gnd 2 6 6 5 5 port1 torx176 port1 torx176 1 2 3 4 5 6 7 8 9 10 port2 dir port2 dir c5 0.1u c5 0.1u 100k 100k l1 10u l1 10u r19 100 r19 100 out 1 gnd 2 in 3 t2 lp2950a t2 lp2950a sw2 pdn sw2 pdn r3 short r3 short + c8 10u + c8 10u r7 short r7 short + c15 47u + c15 47u jp6 jp6 r18 100 r18 100 r14 100 r14 100 c3 0.1u c3 0.1u 3 4 u2b 74hc14 u2b 74hc14 r22 100k r22 100k jp9 jp9 jp1 jp1 c6 0.1u c6 0.1u jp7 jp7 c1 0.1u c1 0.1u jp8 jp8
5 5 4 4 3 3 2 2 1 1 d d c c b b a a vd d3v vd d3v p/sn/ans d3v vin dir_i/o dit_i/o d3v tvdd/vdd ovdd dvdd ips1/iic emck2 d3v/vd title size document number rev date: sheet of main 0 akd4114-b a3 22 tuesday, june 21, 2005 title size document number rev date: sheet of main 0 akd4114-b a3 22 tuesday, june 21, 2005 title size document number rev date: sheet of main 0 akd4114-b a3 22 tuesday, june 21, 2005 cm1/cdti/sda vin u vout c b opt da02-f sda cdto/cm0=h cm0=l scl/cclk sda/cdti csn sda(ack)/cdto psel xtl1/trans dir_i/o dit_i/o xtl0/cks1 ocks0/fs0 cm1/fs1 ocks1/fs2 b c vout tvdd tx0 txp1 txn1 ovdd ebick emck elrck int0 int1 cm0/cdto/cad1 ocks1/cclk/scl ocks0/csn/cad0 dvdd ips1/iic psel xtl0 xtl1 u xlr bnc opt txp1 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 cn4 cn4 jp18 sda/cdto jp18 sda/cdto c17 0.1u c17 0.1u r37 150 r37 150 r55 470 r55 470 r28 100 r28 100 le2 int1 le2 int1 r59 100 r59 100 5 6 u2c 74hc14 u2c 74hc14 r51 10k r51 10k r25 100 r25 100 1y 4 2y 7 3y 9 4y 12 1a 2 1b 3 2a 5 2b 6 3a 11 3b 10 4a 14 4b 13 g 15 a/b 1 u5 74lvc157 u5 74lvc157 r45 1k r45 1k r53 100 r53 100 r54 10k r54 10k r33 1k r33 1k 9 8 u2d 74hc14 u2d 74hc14 1 2 3 4 5 6 7 8 9 rp2 47k rp2 47k r50 100 r50 100 1 3 5 2 4 6 jp19 jp19 1 2 3 4 5 6 7 8 9 10 port3 bcuv port3 bcuv r36 240 r36 240 r60 100 r60 100 r26 100 r26 100 1 2 3 4 5 6 7 8 16 15 14 13 12 11 10 9 sw3 sw3 r56 51 r56 51 gnd 1 if 2 vcc 3 in 4 5 5 6 6 port4 totx176 port4 totx176 10 8 6 4 2 1 3 5 7 9 port6 up-i/f port6 up-i/f r30 47k r30 47k r58 10k r58 10k r32 47k r32 47k jp13 tx0 jp13 tx0 r48 10k r48 10k 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 cn3 cn3 r47 1k r47 1k r31 47k r31 47k j4 tx0 j4 tx0 r24 100 r24 100 t5 1:1 t5 1:1 1 2 u6a 74ls07 u6a 74ls07 r29 47k r29 47k le1 int0 le1 int0 r52 470 r52 470 r27 100 r27 100 r49 470 r49 470 r57 10k r57 10k









▲Up To Search▲   

 
Price & Availability of AKD4114-B09

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X